

Data Sheet

January 2002

# 20A, 200V, 0.180 Ohm, N-Channel Power MOSFET

This N-Channel enhancement mode silicon gate power field effect transistor is an advanced power MOSFET designed, tested, and guaranteed to withstand a specified level of energy in the breakdown avalanche mode of operation. All of these power MOSFETs are designed for applications such as switching regulators, switching convertors, motor drivers, relay drivers, and drivers for high power bipolar switching transistors requiring high speed and low gate drive power. These types can be operated directly from integrated circuits.

Formerly developmental type TA17422.

## **Ordering Information**

| PART NUMBER | PACKAGE | BRAND   |  |  |
|-------------|---------|---------|--|--|
| IRFP240     | TO-247  | IRFP240 |  |  |

NOTE: When ordering, include the entire part number.

## **Features**

- 20A, 200V
- $r_{DS(ON)} = 0.180\Omega$
- Single Pulse Avalanche Energy Rated
- · SOA is Power Dissipation Limited
- · Nanosecond Switching Speeds
- · Linear Transfer Characteristics
- · High Input Impedance
- · Related Literature
  - TB334 "Guidelines for Soldering Surface Mount Components to PC Boards"

# Symbol



# **Packaging**

## **JEDEC STYLE TO-247**



## IRFP240

# **Absolute Maximum Ratings** $T_C = 25^{\circ}C$ , Unless Otherwise Specified

|                                                          | IRFP240    | UNITS |
|----------------------------------------------------------|------------|-------|
| Drain to Source Voltage (Note 1)V <sub>DS</sub>          | 200        | V     |
| Drain to Gate Voltage ( $R_{GS} = 20k\Omega$ ) (Note 1)  | 200        | V     |
| Continuous Drain Current                                 | 20         | Α     |
| $T_C = 100^{\circ}C$                                     | 12         | Α     |
| Pulsed Drain Current (Note 3)                            | 80         | Α     |
| Gate to Source Voltage                                   | ±20        | V     |
| Maximum Power Dissipation                                | 150        | W     |
| Linear Derating Factor                                   | 1.2        | W/oC  |
| Single Pulse Avalanche Energy Rating (Note 4)            | 510        | mJ    |
| Operating and Storage Temperature                        | -55 to 150 | °C    |
| Maximum Temperature for Soldering                        |            |       |
| Leads at 0.063in (1.6mm) from Case for 10sT <sub>L</sub> | 300        | °C    |
| Package Body for 10s, See Techbrief 334                  | 260        | °C    |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

## NOTE:

1.  $T_J = 25^{\circ}C$  to  $125^{\circ}C$ .

# **Electrical Specifications** $T_C = 25^{\circ}C$ , Unless Otherwise Specified

| PARAMETER                                             | SYMBOL              | TEST CONDITIONS                                                                                                                                                                                        |     | TYP  | MAX  | UNITS |
|-------------------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|-------|
| Drain to Source Breakdown Voltage                     | BV <sub>DSS</sub>   | V <sub>GS</sub> = 0V, I <sub>D</sub> = 250μA (Figure 10)                                                                                                                                               |     | -    | -    | V     |
| Gate to Threshold Voltage                             | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}, I_D = 250 \mu A$                                                                                                                                                                     | 2.0 | -    | 4.0  | V     |
| Zero-Gate Voltage Drain Current                       | I <sub>DSS</sub>    | V <sub>DS</sub> = Rated BV <sub>DSS</sub> , V <sub>GS</sub> = 0V                                                                                                                                       | -   | -    | 25   | μА    |
|                                                       |                     | V <sub>DS</sub> = 0.8 x Rated BV <sub>DSS</sub> , V <sub>GS</sub> = 0V, T <sub>J</sub> = 125 <sup>o</sup> C                                                                                            | -   | -    | 250  | μА    |
| On-State Drain Current (Note 2)                       | I <sub>D(ON)</sub>  | $V_{DS} > I_{D(ON) \times r_{DS(ON)MAX}}, V_{GS} = 11V \text{ (Figure 7)}$                                                                                                                             | 20  | -    | -    | Α     |
| Gate to Source Leakage                                | I <sub>GSS</sub>    | $V_{GS} = \pm 20V$                                                                                                                                                                                     | -   | -    | ±100 | nA    |
| Drain to Source On Resistance (Note 2)                | r <sub>DS(ON)</sub> | V <sub>GS</sub> = 10V, I <sub>D</sub> = 10A (Figures 8, 9)                                                                                                                                             | -   | 0.14 | 0.18 | Ω     |
| Forward Transconductance (Note 2)                     | 9 <sub>fs</sub>     | $V_{DS} \ge 10V$ , $I_D = 11A$                                                                                                                                                                         | 6.7 | 11   | -    | S     |
| Turn-On Delay Time                                    | t <sub>d(ON)</sub>  | $V_{DD}$ = 100V, $I_{D}$ $\approx$ 18A, $R_{GS}$ = 9.1 $\Omega$ , $V_{GS}$ = 10V, $R_{L}$ = 5.4 $\Omega$ MOSFET Switching Times are Essentially                                                        |     | 14   | 21   | ns    |
| Rise Time                                             | t <sub>r</sub>      |                                                                                                                                                                                                        |     | 51   | 77   | ns    |
| Turn-Off Delay Time                                   | t <sub>d(OFF)</sub> | Independent of Operating Temperature                                                                                                                                                                   | -   | 45   | 68   | ns    |
| Fall Time                                             | t <sub>f</sub>      |                                                                                                                                                                                                        | -   | 36   | 54   | ns    |
| Total Gate Charge<br>(Gate to Source + Gate to Drain) | Q <sub>g(TOT)</sub> | V <sub>GS</sub> = 10V, I <sub>D</sub> = 18A, V <sub>DS</sub> = 0.8 x Rated BV <sub>DSS</sub> , I <sub>G(REF)</sub> = 1.5mA (Figure 14) Gate Charge is Essentially Independent of Operating Temperature |     | 43   | 60   | nC    |
| Gate to Source Charge                                 | Q <sub>gs</sub>     |                                                                                                                                                                                                        |     | 10   | -    | nC    |
| Gate to Drain "Miller" Charge                         | Q <sub>gd</sub>     |                                                                                                                                                                                                        |     | 32   | -    | nC    |
| Input Capacitance                                     | C <sub>ISS</sub>    | V <sub>GS</sub> = 0V, V <sub>DS</sub> = 25V, f = 1.0MHz (Figure 11)                                                                                                                                    |     | 1275 | -    | pF    |
| Output Capacitance                                    | C <sub>OSS</sub>    |                                                                                                                                                                                                        |     | 500  | -    | pF    |
| Reverse Transfer Capacitance                          | C <sub>RSS</sub>    |                                                                                                                                                                                                        |     | 160  | -    | pF    |
| Internal Drain Inductance                             | L <sub>D</sub>      | Measured between the Contact Screw on Header that is Closer to Source and Gate Pins and Center of Die  Modified MOSFET Symbol Showing the Internal Devices Inductances                                 | -   | 5.0  | -    | nH    |
| Internal Source Inductance                            | Lg                  | Measured from the Source Lead, 6mm (0.25in) from Header to Source Bonding Pad                                                                                                                          | -   | 12.5 | -    | nH    |
| Junction to Case                                      | $R_{	heta JC}$      |                                                                                                                                                                                                        |     | -    | 0.83 | °C/W  |
| Junction to Ambient                                   | $R_{\theta JA}$     | Free Air Operation                                                                                                                                                                                     |     | -    | 30   | °C/W  |

## **Source to Drain Diode Specifications**

| PARAMETER                              | SYMBOL          | TEST CONDITIONS                                                  |       | MIN | TYP | MAX | UNITS |
|----------------------------------------|-----------------|------------------------------------------------------------------|-------|-----|-----|-----|-------|
| Continuous Source to Drain Current     | I <sub>SD</sub> | Modified MOSFET                                                  | γD    | -   | -   | 20  | Α     |
| Pulse Source to Drain Current (Note 3) | ISDM            | Symbol Showing the Integral Reverse P-N Junction Diode           | G S S | -   | -   | 80  | A     |
| Source to Drain Diode Voltage (Note 2) | V <sub>SD</sub> | $T_J = 25^{\circ}C$ , $I_{SD} = 18A$ , $V_{GS} = 0V$ (Figure 13) |       | •   | -   | 2.0 | V     |
| Reverse Recovery Time                  | t <sub>rr</sub> | $T_J = 25^{\circ}C$ , $I_{SD} = 18A$ , $dI_{SD}/dt = 100A/\mu s$ |       | 120 | 250 | 530 | ns    |
| Reverse Recovered Charge               | Q <sub>RR</sub> | $T_J = 25^{\circ}C$ , $I_{SD} = 18A$ , $dI_{SD}/dt = 100A/\mu s$ |       | 1.3 | 2.6 | 5.6 | μC    |

#### NOTES:

- 2. Pulse test: pulse width  $\leq 300 \mu s$ , duty cycle  $\leq 2\%$ .
- 3. Repetitive rating: pulse width limited by Max junction temperature. See Transient Thermal Impedance curve (Figure 3).
- 4.  $V_{DD}$  = 50V, starting  $T_J$  = 25°C, L = 1.9mH,  $R_{GS}$  = 50 $\Omega$ , peak  $I_{AS}$  = 20A.

# Typical Performance Curves Unless Otherwise Specified



FIGURE 1. NORMALIZED POWER DISSIPATION vs CASE TEMPERATURE



FIGURE 2. MAXIMUM CONTINUOUS DRAIN CURRENT vs CASE TEMPERATURE



FIGURE 3. NORMALIZED MAXIMUM TRANSIENT THERMAL IMPEDANCE

# Typical Performance Curves Unless Otherwise Specified (Continued)



FIGURE 4. FORWARD BIAS SAFE OPERATING AREA



FIGURE 5. OUTPUT CHARACTERISTICS



FIGURE 6. SATURATION CHARACTERISTICS



FIGURE 7. TRANSFER CHARACTERISTICS



NOTE: Heating effect of  $2\mu s$  pulse is minimal.





FIGURE 9. NORMALIZED DRAINTO SOURCE ON RESISTANCE vs JUNCTION TEMPERATURE

# Typical Performance Curves Unless Otherwise Specified (Continued)



FIGURE 10. NORMALIZED DRAIN TO SOURCE BREAKDOWN VOLTAGE vs JUNCTION TEMPERATURE



FIGURE 11. CAPACITANCE vs DRAIN TO SOURCE VOLTAGE



FIGURE 12. TRANSCONDUCTANCE vs DRAIN CURRENT



FIGURE 13. SOURCE TO DRAIN DIODE VOLTAGE



FIGURE 14. GATE TO SOURCE VOLTAGE vs GATE CHARGE

## Test Circuits and Waveforms



FIGURE 15. UNCLAMPED ENERGY TEST CIRCUIT



FIGURE 16. UNCLAMPED ENERGY WAVEFORMS



FIGURE 17. SWITCHING TIME TEST CIRCUIT



FIGURE 18. RESISTIVE SWITCHING WAVEFORMS



FIGURE 19. GATE CHARGE TEST CIRCUIT



FIGURE 20. GATE CHARGE WAVEFORMS

#### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

SMART START™  $VCX^{TM}$ FAST ® OPTOLOGIC™ STAR\*POWER™ FASTr™ Bottomless™ OPTOPLANAR™ Stealth™ CoolFET™ FRFET™ PACMAN™ SuperSOT™-3 CROSSVOLT™ GlobalOptoisolator™ POP™ SuperSOT™-6 DenseTrench™ GTO™ Power247™  $HiSeC^{TM}$ SuperSOT™-8  $Power Trench^{\, @}$ DOME™ SyncFET™ EcoSPARK™ ISOPLANAR™ QFET™ TinyLogic™ E<sup>2</sup>CMOS<sup>TM</sup> LittleFET™  $OS^{TM}$ TruTranslation™

STAR\*POWER is used under license

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the

2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### PRODUCT STATUS DEFINITIONS

## **Definition of Terms**

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                            |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |
| Preliminary              | First Production          | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                   |

Rev. H4