## **LH0036 Instrumentation Amplifier** ## **General Description** The LH0036C is a micro power instrumentation amplifier designed for precision differential signal processing. Extremely high accuracy can be obtained due to the 300 $M\Omega$ input impedance and excellent 100 dB common mode rejection ratio. It is packaged in a hermetic TO-8 package. Gain is programmable from 1 to 1000 with a single external resistor. Power supply operating range is between $\pm 1V$ and $\pm 18V$ . Input bias current and output bandwidth are both externally adjustable or can be set by internally set values. The LH0036C is specified for operation over the -25°C to +85°C temperature range. ### **Features** - High input impedance - High CMRR ■ Single resistor gain adjust - Low power - Wide supply range - Adjustable input bias current - Adjustable output bandwidth - Guard drive output 100 dB 1 to 1000 90 μW $\pm 1V$ to $\pm 18V$ 300 M $\Omega$ ## **Equivalent Circuit and Connection Diagrams** Order Number LH0036CG See NS Package Number G12B TL/H/5545-1 ## **Absolute Maximum Ratings** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. (Note 5) Supply Voltage ± 18V Differential Input Voltage ± 30V Input Voltage Range ± Vs Shield Drive Voltage ± Vs CMRR Preset Voltage ± Vs CMMR Trim Voltage ± V<sub>S</sub> Power Dissipation (Note 3) 1.5W Short Circuit Duration Continuous Storage Temperature Range -65°C to +150°C Lead Temperature (Soldering, 10 sec.) 260°C ## **Operating Temperature Range** LH0036C -25°C to +85°C ESD rating to be determined. ### Electrical Characteristics (Notes 1 and 2) | Parameter | Conditions | | Units | | | |---------------------------------------------------------|-------------------------------------------------------|---------|----------------------|-------|----------------| | | | LH0036C | | | | | | | Min | Тур | Max | | | Input Offset Voltage | $R_S = 1.0 k\Omega, T_A = 25^{\circ}C$ | | 1.0 | 2.0 | mV | | (V <sub>IOS</sub> ) | $R_S = 1.0 k\Omega$ | | | 3.0 | mV | | Output Offset Voltage | $R_S = 1.0 \text{ k}\Omega, T_A = 25^{\circ}\text{C}$ | | 5.0 | 10 | mV | | (V <sub>OOS</sub> ) | $R_S = 1.0 \text{ k}\Omega$ | | | 12 | m∨ | | Input Offset Voltage<br>Tempco (ΔV <sub>IOS</sub> /ΔT) | $R_S \le 1.0 k\Omega$ | | 10 | | μV/°C | | Output Offset Voltage<br>Tempco (ΔV <sub>OOS</sub> /ΔT) | | | 15 | | μV/°C | | Overall Offset Referred to Input (V <sub>OS</sub> ) | A <sub>V</sub> = 1.0 | | 6.0 | | mV | | | $A_V = 10$ $A_V = 100$ $A_V = 1000$ | | 1.5<br>1.05<br>1.005 | | mV<br>mV<br>mV | | Input Bias Current (I <sub>B</sub> ) | T <sub>A</sub> = 25°C | | 50 | 125 | nA | | | | | | 200 | nA | | Input Offset Current (I <sub>OS</sub> ) | T <sub>A</sub> = 25°C | | 20 | 50 | nA | | | | | | 100 | nA | | Input Voltage Range | Differential | ±10 | ±12 | | V | | | Common Mode | ±10 | ± 12 | | V | | Gain Nonlinearity | | | 0.03 | | % | | Deviation From Gain<br>Equation Formula | A <sub>V</sub> = 1 to 1000 (Note 4) | | ± 1.0 | ± 3.0 | % | ## Electrical Characteristics (Notes 1 and 2) (Continued) | Parameter | Conditions | Limits LH0036C | | | Units | |-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------------------------------------------------------------------------|--------------------|-------------------------| | | | | | | | | | | PSRR | $\pm 5.0V \le V_S \le \pm 15V, A_V = 1.0$<br>$\pm 5.0V \le V_S \le \pm 15V, A_V = 100$ | | 1.0<br>0.10 | | CMRR | A <sub>V</sub> = 1.0 DC to<br>A <sub>V</sub> = 10 100 Hz<br>A <sub>V</sub> = 100 $\Delta$ R <sub>S</sub> = 1.0k | | 2.5<br>0.25<br>50 | 5.0<br>0.50<br>100 | mV/V<br>mV/V<br>μV/V | | Output Voltage | $V_S = \pm 15V, R_L = 10 \text{ k}\Omega$<br>$V_S = \pm 1.5V, R_L = 100 \text{ k}\Omega$ | ±10<br>±0.6 | ± 13.5<br>± 0.8 | | V<br>V | | Output Resistance | | | 0.5 | | Ω | | Supply Current | | | 400 | 600 | μΑ | | Small Signal Bandwidth | $\begin{aligned} & A_V = 1.0, R_L = 10 \text{ k}\Omega \\ & A_V = 10, R_L = 10 \text{ k}\Omega \\ & A_V = 100, R_L = 10 \text{ k}\Omega \\ & A_V = 1000, R_L = 10 \text{ k}\Omega \end{aligned}$ | | 350<br>35<br>3.5<br>350 | | kHz<br>kHz<br>kHz<br>Hz | | Full Power Bandwidth | $V_{IN} = \pm 10V, R_L = 10k, A_V = 1$ | | 5.0 | | kHz | | Equivalent Input Noise<br>Voltage | 0.1 Hz $<$ f $<$ 10 kHz,<br>R <sub>S</sub> $<$ 50 $\Omega$ | | 20 | | μV/p-p | | Slew Rate | $\Delta V_{IN} = \pm 10V,$ $R_L = 10 k\Omega, A_V = 1.0$ | | 0.3 | | V/µS | | Settling Time | To $\pm$ 10 mV, R <sub>L</sub> = 10 k $\Omega$ ,<br>$\Delta$ V <sub>OUT</sub> = 1.0V<br>A <sub>V</sub> = 1.0<br>A <sub>V</sub> = 100 | | 3.8<br>180 | | μS<br>μS | Note 1: Unless otherwise specified, all specifications apply for $V_S = \pm 15V$ , Pins 1, 3, and 9 grounded, $-25^{\circ}C$ to $+85^{\circ}C$ . Note 2: All typical values are for T<sub>A</sub> = 25°C. Note 3: The maximum junction temperature is 150°C. For operation at elevated temperature derate the G package on a thermal resistance of 90°C/W. Note 4: $A_V = 1000$ guaranteed by design and testing at $A_V = 100$ . ## **Applications Information** ### THEORY OF OPERATION The LH0036 is a 2 stage amplifier with a high input impedance gain stage comprised of $A_1$ and $A_2$ and a differential to single-ended unity gain stage, $A_3$ . Operational amplifier, $A_1$ , receives differential input signal, $e_1$ , and amplifies it by a factor equal to $(R1 + R_G)/R_G$ . $A_1$ also receives input $e_2$ via $A_2$ and R2. $e_2$ is seen as an inverting signal with a gain of $R1/R_G$ . $A_1$ also receives the common mode signal $e_{CM}$ and processes it with a gain of +1. Hence: $$V_1 = \frac{R1 + R_G}{R_G} e_1 - \frac{R1}{R_G} e_2 + e_{CM}$$ (1) By similar analysis V2 is seen to be: $$V_2 = \frac{R2 + R_G}{R_G} e_2 - \frac{R2}{R_G} e_1 + e_{CM}$$ (2) For R1 = R2: $$V_2 - V_1 = \left[ \left( \frac{2R1}{R_G} \right) + 1 \right] (e_2 - e_1)$$ (3) Also, for R3 = R5 = R4 = R6, the gain of $A_3$ =1, and: $$e_0 = (1)(V_2 - V_1) = (e_2 - e_1)\left[1 + \left(\frac{2R1}{R_G}\right)\right]$$ (4) As can be seen for identically matched resistors, $e_{CM}$ is cancelled out, and the differential gain is dictated by equation (4). For the LH0036, equation (4) reduces to: $$A_{VCL} = \frac{e_0}{e_2 - e_1} = 1 + \frac{50k}{R_G}$$ (5a) The closed loop gain may be set to any value from 1 ( $R_G=\infty$ ) to 1000 ( $R_G\cong 50\Omega$ ). Equation (5a) re-arranged in more convenient form may be used to select $R_G$ for a desired gain: $$R_{G} = \frac{50k}{A_{VCI} - 1} \tag{5b}$$ ### **USE OF BANDWIDTH CONTROL (pin 1)** In the standard configuration, pin 1 of the LH0036 is simply grounded. The amplifier's slew rate in this configuration is typically $0.3V/\mu S$ and small signal bandwidth 350 kHz for $A_{VCL} = 1$ . In some applications, particularly at low frequency, it may be desirable to limit bandwidth in order to minimize the overall noise bandwidth of the device. A resistor $R_{BW}$ may be placed between pin 1 and ground to accomplish this purpose. *Figure 2* shows typical small signal bandwidth versus $R_{BW}$ . TL/H/5545-5 FIGURE 2. Bandwidth vs RBW It also should be noted that large signal bandwidth and slew rate may be adjusted down by use of $R_{BW}$ . Figure 3 is plot of slew rate versus $R_{BW}$ . TL/H/5545-6 FIGURE 3. Output Siew Rate vs $R_{\mbox{\footnotesize{BW}}}$ ### **CMRR CONSIDERATIONS** ### Use of Pin 9, CMRR Preset Pin 9 should be grounded for nominal operation. An internal factory trimmed resistor, R6, will yield a CMRR in excess of 80 dB (for $A_{VCL}$ = 100). Should a higher CMRR be desired, pin 9 should be left open and the procedure, in this section followed. ## DC Off-set Voltage and Common Mode Rejection Adjustments Off-set may be nulled using the circuit shown in Figure 4. TL/H/5545-7 FIGURE 4. VOS Adjustment Circuit ## 4 ### **Applications Information** (Continued) Pin 8 is also used to improve the common mode rejection ratio as shown in *Figure 5*. Null is achieved by alternately applying $\pm$ 10V (for V + & V = 15V) to the inputs and adjusting R1 for minimum change at the output. TL/H/5545-8 FIGURE 5. CMRR Adjustment Circuit The circuits of Figure 4 and 5 may be combined as shown in Figure 6 to accomplish both $V_{OS}$ and CMRR null. However, the $V_{OS}$ and CMRR adjustment are interactive and several iterations are required. The procedure for null should start with the inputs grounded. TL/H/5545-10 FIGURE 6. Combined CMRR, V<sub>OS</sub> Adjustment Circuit R2 is adjusted for V<sub>OS</sub> null. An input of +10V is then applied and R1 is adjusted for CMRR null. The procedure is then repeated until the optimum is achieved. A circuit which overcomes adjustment interaction is shown in *Figure 7*. In this case, R2 is adjusted first for output null of the LH0036. R1 is then adjusted for output null with +10V input. It is always a good idea to check CMRR null with a -10V input. The optimum null achievable will yield the highest CMRR over the amplifiers common mode range. 'Note: Nominal value R1 to Achieve Optimum CMRR is 3.0 k $\Omega$ FIGURE 7. Improved V<sub>OS</sub>, CMRR Nulling Circuit ### **AC CMRR Considerations** The ac CMRR may be improved using the circuit of Figure 8. TL/H/5545-9 ### FIGURE 8. Improved AC CMRR Circuit After adjusting R1 for best dc CMRR as before, R2 should be adjusted for minimum peak-to-peak voltage at the output while applying an ac common mode signal of the maximum amplitude and frequency of interest. ### INPUT BIAS CURRENT CONTROL Under nominal operating conditions (pin 3 grounded), the LH0036 requires input currents of 40 nA. The input current may be reduced by inserting a resistor (R<sub>B</sub>) between 3 and ground or, alternatively, between 3 and V $^-$ . For R<sub>B</sub> returned to ground, the input bias current may be predicted by: $$I_{BIAS} \cong \frac{V^+ - 0.5}{4 \times 10^8 + 800 \, R_B}$$ (6a) 0 $$R_{B} = \frac{V^{+} - 0.5 - (4 \times 10^{8}) (I_{BIAS})}{800 I_{BIAS}}$$ (6b) #### Where: IBIAS = Input Bias Current (nA) R<sub>B</sub>= External Resistor connected between pin 3 and ground (Ohms) V+ = Positive Supply Voltage (Volts) Figure 9 is a plot of input bias current versus R<sub>B</sub>. TL/H/5545-12 #### FIGURE 9. Input Bias Current as a Function of RB As indicated above, R<sub>B</sub> may be returned to the negative supply voltage. Input bias current may then be predicted by: $$I_{\text{BIAS}} \approx \frac{(V^+ - V^-) - 0.5}{4 \times 10^8 + 800 \, \text{R}_{\text{B}}}$$ ### **Applications Information (Continued)** or $$R_B \approx \frac{(V^+ - V^-) - 0.5 - (4 \times 10^8)(I_{BIAS})}{800 I_{BIAS}}$$ (8) Where: IBIAS = Input Bias Current (nA) R<sub>B</sub>= External resistor connected between pin 3 and V- (Ohms) V+=Positive Supply Voltage (Volts) V - = Negative Supply Voltage (Volts) TL/H/5545-13 ### FIGURE 10. Input Bias Current as a Function of RB Figure 10 is a plot of input bias current versus R<sub>B</sub> returned to V<sup>-</sup> it should be noted that bandwidth is affected by changes in R<sub>B</sub>. Figure 11 is a plot of bandwidth versus R<sub>B</sub>. TI /H/5545-14 FIGURE 11. Unity Gain Bandwidth as a Function of RB # BIAS CURRENT RETURN PATH CONSIDERATIONS The LH0036 exhibits input bias currents typically in the 40 nA region in each input. This current must flow through R<sub>ISO</sub> as shown in *Figure 12*. FIGURE 12. Bias Current Return Path In a typical application, $V_S=\pm15V$ , $I_{B1}\cong I_{B2}\cong 40$ nA, the total current, $I_T$ , would flow through $R_{ISO}$ causing a voltage rise at point A. For values of $R_{ISO} \ge 150$ M $\Omega$ , the voltage at point A exceeds the +12V common range of the device. Clearly, for $R_{ISO}=\infty$ , the LH0036 would be driven to positive saturation. The implication is that a finite impedance must be supplied between the input and power supply ground. The value of the resistor is dictated by the maximum input bias current, and the common mode voltage. Under worst case conditions: $$R_{ISO} \le \frac{V_{CMR} - V_{CM}}{I_T} \tag{9}$$ Where: V<sub>CMR</sub> = Common Mode Range (10V for the LH0036) $V_{CM} = Common Mode Voltage$ $I_T = I_{B1} + I_{B2}$ In applications in which the signal source is floating, such as a thermocouple, one end of the source may be grounded directly or through a resistor. ### **GUARD OUTPUT** Pin 2 of the LH0036 is provided as a guard drive pin in those stringent applications which require very low leakage and minimum input capacitance. Pin 2 will always be biased at the input common mode voltage. The source impedance looking into pin 2 is approximately 15 k $\Omega$ . Proper use of the guard/shield pin is shown in *Figure 13*. FIGURE 13. Use of Guard For applications requiring a lower source impedance than 15 k $\Omega$ , a unity gain buffer, such as the LH0002 may be inserted between pin 2 and the input shields as shown in Figure 14. TL/H/5545-17 FIGURE 14. Guard Pin With Buffer ### **Definition of Terms** Bandwidth: The frequency at which the voltage gain is reduced to 0.707 of the low frequency (dc) value. **Closed Loop Gain, A\_{VCL}:** The ratio of the output voltage swing to the input voltage swing determined by $A_{VCL}=1+(50k/R_G)$ . Where: $R_G=G$ ain Set Resistor. Common Mode Rejection Ratio: The ratio of input voltage range to the peak-to-peak change in offset voltage over this range. **Gain Equation Accuracy:** The deviation of the actual closed loop gain from the predicted closed loop gain, A<sub>VCL</sub> = 1 + (50k/R<sub>G</sub>) for the specified closed loop gain. Input Bias Current: The current flowing at pin 5 and 6 under the specified operating conditions. Input Offset Current: The difference between the input bias current at pins 5 and 6; i.e. $l_{OS}=|l_5-l_6|$ . Input Stage Offset Voltage, $V_{IOS}$ : The voltage which must be applied to the input pins to force the output to zero volts for $A_{VCL}$ = 100. Output Stage Offset Voltage, $V_{OOS}$ : The voltage which must be applied to the input of the output stage to produce zero output voltage. It can be measured by measuring the overall offset at unity gain and subtracting $V_{IOS}$ . $$V_{OOS} = \begin{bmatrix} V_{OS} & A_{VCL} = 1 \end{bmatrix} - \begin{bmatrix} V_{OS} & A_{VCL} = 1000 \end{bmatrix}$$ Overall Offset Voltage: $$V_{OS} = V_{IOS} + \frac{V_{OOS}}{A_{VCL}}$$ **Power Supply Rejection Ratio:** The ratio of the change in offset voltage, V<sub>OS</sub>, to the change in supply voltage producing it. **Resistor, R\_B:** An optional resistor placed between pin 3 of the LH0036 and ground (or $V^-$ ) to reduce the input bias current. **Resistor, R<sub>BW</sub>:** An optional resistor placed between pin 1 of the LH0036 and ground (or V<sup>-</sup>) to reduce the bandwidth of the output stage. Resistor, R<sub>G</sub>: A gain setting resistor connected between pins 4 and 7 of the LH0036 in order to program the gain from 1 to 1000. Settling Time: The time between the initiation of an input step function and the time when the output voltage has settled to within a specified error band of the final output voltage.