# LM6171 High Speed Low Power Low Distortion Voltage Feedback Amplifier Check for Samples: LM6171 ### **FEATURES** - (Typical Unless Otherwise Noted) - Easy-To-Use Voltage Feedback Topology - Very High Slew Rate: 3600V/μs - Wide Unity-Gain-Bandwidth Product: 100 MHz - -3dB Frequency @ A<sub>V</sub> = +2: 62 MHz - Low Supply Current: 2.5 mA - High CMRR: 110 dB - High Open Loop Gain: 90 dB - Specified for ±15V and ±5V Operation ### **APPLICATIONS** - Multimedia Broadcast Systems - Line Drivers, Switchers - Video Amplifiers - NTSC, PAL<sup>®</sup> and SECAM Systems - ADC/DAC Buffers - HDTV Amplifiers - Pulse Amplifiers and Peak Detectors - Instrumentation Amplifier - Active Filters ### **DESCRIPTION** The LM6171 is a high speed unity-gain stable voltage feedback amplifier. It offers a high slew rate of 3600V/µs and a unity-gain bandwidth of 100 MHz while consuming only 2.5 mA of supply current. The LM6171 has very impressive AC and DC performance which is a great benefit for high speed signal processing and video applications. The ±15V power supplies allow for large signal swings and give greater dynamic range and signal-to-noise ratio. The LM6171 has high output current drive, low SFDR and THD, ideal for ADC/DAC systems. The LM6171 is specified for ±5V operation for portable applications. The LM6171 is built on TI's advanced VIP III (Vertically Integrated PNP) complementary bipolar process. ### **CONNECTION DIAGRAM** Figure 1. Top View 8-Pin SOIC/PDIP See Package Number D (SOIC) or See Package Number P (PDIP) These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. M Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PAL is a registered trademark of and used under lisence from Advanced Micro Devices, Inc.. All other trademarks are the property of their respective owners. ## Absolute Maximum Ratings(1)(2) | ESD Tolerance <sup>(3)</sup> | | 2.5 kV | | | | | |--------------------------------------------------|-----------------------------------------|---------------------|--|--|--|--| | Supply Voltage (V <sup>+</sup> –V <sup>-</sup> ) | | 36V | | | | | | Differential Input Voltage | | ±10V | | | | | | Common-Mode Voltage Range | | V++0.3V to V⁻ −0.3V | | | | | | Input Current | | ±10mA | | | | | | Output Short Circuit to Ground <sup>(4)</sup> | | Continuous | | | | | | Storage Temperature Range | | −65°C to +150°C | | | | | | Maximum Junction Temperature (5) | | 150°C | | | | | | Soldering Information | Infrared or Convection Reflow (20 sec.) | 235°C | | | | | | | Wave Soldering Lead Temp (10 sec.) | 260°C | | | | | - (1) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications. - (2) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics. - (3) Human body model, 1.5 kΩ in series with 100 pF. - (4) Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C. - (5) The maximum power dissipation is a function of $T_{J(max)}$ , $\theta_{JA}$ , and $T_A$ . The maximum allowable power dissipation at any ambient temperature is $P_D = (T_{J(max)} T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly into a PC board. ## Operating Ratings<sup>(1)</sup> | Supply Voltage | | $5.5V \le V_S \le 34V$ | |---------------------------------------|-----------------------|------------------------| | Operating Temperature Range | LM6171AI, LM6171BI | −40°C to +85°C | | Thermal Resistance (θ <sub>JA</sub> ) | P Package, 8-Pin PDIP | 108°C/W | | | D Package, 8-Pin SOIC | 172°C/W | (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics. Product Folder Links: LM6171 ### ±15V DC Electrical Characteristics Unless otherwise specified, all limits guaranteed for $T_J = 25^{\circ}C$ , $V^+ = +15V$ , $V^- = -15V$ , $V_{CM} = 0V$ , and $R_L = 1~k\Omega$ . **Boldface** limits apply at the temperature extremes | Symbol | Parameter | Conditions | Тур | LM6171AI<br>Limit | LM6171BI<br>Limit | Units | |--------------------|-------------------------------------------|-----------------------------|-------|-------------------|-------------------|-------| | V <sub>OS</sub> | Input Offset Voltage | | 1.5 | 3 | 6 | mV | | | | | | 5 | 8 | max | | TC V <sub>OS</sub> | Input Offset Voltage Average Drift | | 6 | | | μV/°C | | $I_{B}$ | Input Bias Current | | 1 | 3 | 3 | μΑ | | | | | | 4 | 4 | max | | I <sub>OS</sub> | Input Offset Current | | 0.03 | 2 | 2 | μΑ | | | | | | 3 | 3 | max | | $R_{IN}$ | Input Resistance | Common Mode | 40 | | | ΜΩ | | | | Differential Mode | 4.9 | | | 10122 | | R <sub>O</sub> | Open Loop Output Resistance | | 14 | | | Ω | | CMRR | Common Mode Rejection Ratio | $V_{CM} = \pm 10V$ | 110 | 80 | 75 | dB | | | | | | 75 | 70 | min | | PSRR | Power Supply Rejection Ratio | $V_S = \pm 15V$ to $\pm 5V$ | 95 | 85 | 80 | dB | | | | | | 80 | 75 | min | | $V_{CM}$ | Input Common-Mode Voltage Range | CMRR ≥ 60 dB | ±13.5 | | | V | | $A_V$ | Large Signal Voltage Gain (3) | $R_L = 1 k\Omega$ | 90 | 80 | 80 | dB | | | | | | 70 | 70 | min | | | | $R_L = 100\Omega$ | 83 | 70 | 70 | dB | | | | | | 60 | 60 | min | | $V_{O}$ | Output Swing | $R_L = 1 k\Omega$ | 13.3 | 12.5 | 12.5 | V | | | | | | 12 | 12 | min | | | | | -13.3 | -12.5 | -12.5 | V | | | | | | -12 | -12 | max | | | | $R_L = 100\Omega$ | 11.6 | 9 | 9 | V | | | | | | 8.5 | 8.5 | min | | | | | -10.5 | -9 | -9 | V | | | | | | -8.5 | -8.5 | max | | | Continuous Output Current (Open Loop) (4) | Sourcing, $R_L = 100\Omega$ | 116 | 90 | 90 | mA | | | | | | 85 | 85 | min | | | | Sinking, $R_L = 100\Omega$ | 105 | 90 | 90 | mA | | | <u> </u> | | | 85 | 85 | max | | <del> </del> | Continuous Output Current (in Linear | Sourcing, $R_L = 10\Omega$ | 100 | | | mA | | | Region) | Sinking, $R_L = 10\Omega$ | 80 | | | mA | | I <sub>SC</sub> | Output Short Circuit Current | Sourcing | 135 | | | mA | | | | Sinking | 135 | | | mA | | Is | Supply Current | | 2.5 | 4 | 4 | mA | | | | | | 4.5 | 4.5 | max | <sup>(1)</sup> Typical Values represent the most likely parametric norm. Copyright © 1998–2013, Texas Instruments Incorporated <sup>(2)</sup> All limits are guaranteed by testing or statistical analysis. <sup>(3)</sup> Large signal voltage gain is the total output swing divided by the input signal required to produce that swing. For V<sub>S</sub> = ±15V, V<sub>OUT</sub> = ±5V. For V<sub>S</sub> = +5V, V<sub>OUT</sub> = ±1V. <sup>(4)</sup> The open loop output current is the output swing with the $100\Omega$ load resistor divided by that resistor. ### ±15V AC Electrical Characteristics Unless otherwise specified, all limits guaranteed for $T_J = 25^{\circ}C$ , $V^+ = +15V$ , $V^- = -15V$ , $V_{CM} = 0V$ , and $R_L = 1~k\Omega$ . Boldface limits apply at the temperature extremes | Symbol | Parameter | Conditions | Typ<br>(1) | LM6171AI<br>Limit | LM6171BI<br>Limit<br>(2) | Units | |----------------|-----------------------------------|---------------------------------------------------|------------|-------------------|--------------------------|--------| | SR | Slew Rate (3) | $A_V = +2$ , $V_{IN} = 13 V_{PP}$ | 3600 | | | V/µs | | | | $A_V = +2$ , $V_{IN} = 10 V_{PP}$ | 3000 | | | | | GBW | Unity Gain-Bandwidth Product | | 100 | | | MHz | | | -3 dB Frequency | A <sub>V</sub> = +1 | 160 | | | MHz | | | | A <sub>V</sub> = +2 | 62 | | | MHz | | φm | Phase Margin | | 40 | | | deg | | t <sub>s</sub> | Settling Time (0.1%) | $A_V = -1$ , $V_{OUT} = \pm 5V$ $R_L = 500\Omega$ | 48 | | | ns | | | Propagation Delay | $V_{IN} = \pm 5V, R_L = 500\Omega, A_V = -2$ | 6 | | | ns | | A <sub>D</sub> | Differential Gain <sup>(4)</sup> | | 0.03 | | | % | | ΦD | Differential Phase <sup>(4)</sup> | | 0.5 | | | deg | | e <sub>n</sub> | Input-Referred Voltage Noise | f = 1 kHz | 12 | | | nV/√Hz | | i <sub>n</sub> | Input-Referred Current Noise | f = 1 kHz | 1 | | | pA/√Hz | <sup>(1)</sup> Typical Values represent the most likely parametric norm.(2) All limits are guaranteed by testing or statistical analysis. Slew rate is the average of the rising and falling slew rates. Differential gain and phase are measured with $A_V = +2$ , $V_{IN} = 1$ $V_{PP}$ at 3.58 MHz and both input and output 75 $\Omega$ terminated. ### ±5V DC Electrical Characteristics Unless otherwise specified, all limits guaranteed for $T_J = 25^{\circ}C$ , $V^+ = +5V$ , $V^- = -5V$ , $V_{CM} = 0V$ , and $R_L = 1 \text{ k}\Omega$ . **Boldface** limits apply at the temperature extremes | Symbol | Parameter | Conditions | Typ<br>(1) | LM6171AI<br>Limit<br>(2) | LM6171BI<br>Limit<br>(2) | Units | |--------------------|------------------------------------|-----------------------------|------------|--------------------------|--------------------------|-------| | V <sub>OS</sub> | Input Offset Voltage | | 1.2 | 3 | 6 | mV | | | | | | 5 | 8 | max | | TC V <sub>OS</sub> | Input Offset Voltage Average Drift | | 4 | | | μV/°C | | I <sub>B</sub> | Input Bias Current | | 1 | 2.5 | 2.5 | μA | | | | | | 3.5 | 3.5 | max | | Ios | Input Offset Current | | 0.03 | 1.5 | 1.5 | μA | | | | | | 2.2 | 2.2 | max | | R <sub>IN</sub> | Input Resistance | Common Mode | 40 | | | ΜΩ | | | | Differential Mode | 4.9 | | | | | R <sub>O</sub> | Open Loop Output Resistance | | 14 | | | Ω | | CMRR | Common Mode Rejection Ratio | $V_{CM} = \pm 2.5 V$ | 105 | 80 | 75 | dB | | | | | | 75 | 70 | min | | PSRR | Power Supply Rejection Ratio | $V_S = \pm 15V$ to $\pm 5V$ | 95 | 85 | 80 | dB | | | | | | 80 | 75 | min | | V <sub>CM</sub> | Input Common-Mode Voltage<br>Range | CMRR ≥ 60 dB | ±3.7 | | | V | | A <sub>V</sub> | Large Signal Voltage Gain (3) | $R_L = 1 k\Omega$ | 84 | 75 | 75 | dB | | | | | | 65 | 65 | min | | | | $R_L = 100\Omega$ | 80 | 70 | 70 | dB | | | | | | 60 | 60 | min | | Vo | Output Swing | $R_L = 1 k\Omega$ | 3.5 | 3.2 | 3.2 | V | | | | | | 3 | 3 | min | | | | | -3.4 | -3.2 | -3.2 | V | | | | | | -3 | -3 | max | | | | $R_L = 100\Omega$ | 3.2 | 2.8 | 2.8 | V | | | | | | 2.5 | 2.5 | min | | | | | -3.0 | -2.8 | -2.8 | V | | | | | | -2.5 | -2.5 | max | | | Continuous Output Current (Open | Sourcing, $R_L = 100\Omega$ | 32 | 28 | 28 | mA | | | Loop) <sup>(4)</sup> | | | 25 | 25 | min | | | | Sinking, $R_L = 100\Omega$ | 30 | 28 | 28 | mA | | | | | | 25 | 25 | max | | I <sub>SC</sub> | Output Short Circuit Current | Sourcing | 130 | | | mA | | | | Sinking | 100 | | | mA | | I <sub>S</sub> | Supply Current | | 2.3 | 3 | 3 | mA | | | | | | 3.5 | 3.5 | max | <sup>(1)</sup> Typical Values represent the most likely parametric norm. <sup>(2)</sup> All limits are guaranteed by testing or statistical analysis. <sup>(3)</sup> Large signal voltage gain is the total output swing divided by the input signal required to produce that swing. For V<sub>S</sub> = ±15V, V<sub>OUT</sub> = ±5V. For V<sub>S</sub> = +5V, V<sub>OUT</sub> = ±1V. <sup>(4)</sup> The open loop output current is the output swing with the $100\Omega$ load resistor divided by that resistor. ## ±5V AC Electrical Characteristics Unless otherwise specified, all limits guaranteed for $T_J = 25^{\circ}C$ , $V^+ = +5V$ , $V^- = -5V$ , $V_{CM} = 0V$ , and $R_L = 1~k\Omega$ . **Boldface** limits apply at the temperature extremes | Symbol | Parameter | Conditions | Typ<br>(1) | LM6171AI<br>Limit | LM6171BI<br>Limit<br>(2) | Units | |----------------|------------------------------|--------------------------------------------------|------------|-------------------|--------------------------|--------------------| | SR | Slew Rate <sup>(3)</sup> | $A_V = +2$ , $V_{IN} = 3.5 V_{PP}$ | 750 | | | V/µs | | GBW | Unity Gain-Bandwidth Product | | 70 | | | MHz | | | -3 dB Frequency | A <sub>V</sub> = +1 | 130 | | | MHz | | | | A <sub>V</sub> = +2 | 45 | | | | | φm | Phase Margin | | 57 | | | deg | | t <sub>s</sub> | Settling Time (0.1%) | $A_V = -1$ , $V_{OUT} = +1V$ , $R_L = 500\Omega$ | 60 | | | ns | | | Propagation Delay | $V_{IN} = \pm 1V, R_L = 500\Omega, A_V = -2$ | 8 | | | ns | | A <sub>D</sub> | Differential Gain (4) | | 0.04 | | | % | | ΦD | Differential Phase (4) | | 0.7 | | | deg | | e <sub>n</sub> | Input-Referred Voltage Noise | f = 1 kHz | 11 | | | nV/√ <del>Hz</del> | | i <sub>n</sub> | Input-Referred Current Noise | f = 1 kHz | 1 | | | pA/√ <del>Hz</del> | Typical Values represent the most likely parametric norm. All limits are guaranteed by testing or statistical analysis. Slew rate is the average of the rising and falling slew rates. Differential gain and phase are measured with A<sub>V</sub> = +2, V<sub>IN</sub> = 1 V<sub>PP</sub> at 3.58 MHz and both input and output 75Ω terminated. ### **Typical Performance Characteristics** Unless otherwise noted, T<sub>A</sub> = 25°C Unless otherwise noted, $T_A = 25^{\circ}C$ Figure 8. Figure 11. Unless otherwise noted, $T_A = 25$ °C Figure 14. Figure 15. Copyright © 1998–2013, Texas Instruments Incorporated Unless otherwise noted, $T_A = 25^{\circ}C$ Figure 22. Unless otherwise noted, $T_A = 25^{\circ}C$ Figure 28. Figure 30. Open Loop Output Impedance Figure 27. Figure 29. Figure 31. Copyright © 1998–2013, Texas Instruments Incorporated Unless otherwise noted, $T_A = 25^{\circ}C$ TIME (2 ns/div) **Figure 32.** TIME (20 ns/div) Figure 34. TIME (20 ns/div) Figure 36. TIME (20 ns/div) Figure 33. TIME (20 ns/div) Figure 35. TIME (20 ns/div) Figure 37. Unless otherwise noted, $T_A = 25$ °C Figure 40. ### **Closed Loop Frequency Response** **Closed Loop Frequency Response** Closed Loop Frequency Response vs. Figure 43. Unless otherwise noted, $T_A = 25^{\circ}C$ ### Closed Loop Frequency Response Figure 44. ### **Closed Loop Frequency Response** Figure 46. #### **Total Harmonic Distortion** ### **Closed Loop Frequency Response** Figure 45. #### **Total Harmonic Distortion** **Total Harmonic Distortion** Figure 47. Figure 49. Unless otherwise noted, $T_A = 25$ °C Frequency (Hz) **Figure 50.** ### **Undistorted Output Swing** Frequency (Hz) **Figure 52.** ### **Undistorted Output Swing** # Undistorted Output Swing Frequency (Hz) Figure 51. #### **Undistorted Output Swing** Frequency (Hz) **Figure 53.** ### **Total Power Dissipation** Figure 55. ### **LM6171 SIMPLIFIED SCHEMATIC** Figure 56. #### APPLICATION INFORMATION #### LM6171 PERFORMANCE DISCUSSION The LM6171 is a high speed, unity-gain stable voltage feedback amplifier. It consumes only 2.5 mA supply current while providing a gain-bandwidth product of 100 MHz and a slew rate of 3600V/µs. It also has other great features such as low differential gain and phase and high output current. The LM6171 is a good choice in high speed circuits. The LM6171 is a true voltage feedback amplifier. Unlike current feedback amplifiers (CFAs) with a low inverting input impedance and a high non-inverting input impedance, both inputs of voltage feedback amplifiers (VFAs) have high impedance nodes. The low impedance inverting input in CFAs will couple with feedback capacitor and cause oscillation. As a result, CFAs cannot be used in traditional op amp circuits such as photodiode amplifiers, I-to-V converters and integrators. #### **LM6171 CIRCUIT OPERATION** The class AB input stage in LM6171 is fully symmetrical and has a similar slewing characteristic to the current feedback amplifiers. In LM6171 Figure 56, Q1 through Q4 form the equivalent of the current feedback input buffer, $R_E$ the equivalent of the feedback resistor, and stage A buffers the inverting input. The triple-buffered output stage isolates the gain stage from the load to provide low output impedance. #### LM6171 SLEW RATE CHARACTERISTIC The slew rate of LM6171 is determined by the current available to charge and discharge an internal high impedance node capacitor. The current is the differential input voltage divided by the total degeneration resistor $R_E$ . Therefore, the slew rate is proportional to the input voltage level, and the higher slew rates are achievable in the lower gain configurations. When a very fast large signal pulse is applied to the input of an amplifier, some overshoot or undershoot occurs. By placing an external series resistor such as 1 k $\Omega$ to the input of LM6171, the bandwidth is reduced to help lower the overshoot. #### LAYOUT CONSIDERATION #### **Printed Circuit Boards and High Speed Op Amps** There are many things to consider when designing PC boards for high speed op amps. Without proper caution, it is very easy and frustrating to have excessive ringing, oscillation and other degraded AC performance in high speed circuits. As a rule, the signal traces should be short and wide to provide low inductance and low impedance paths. Any unused board space needs to be grounded to reduce stray signal pickup. Critical components should also be grounded at a common point to eliminate voltage drop. Sockets add capacitance to the board and can affect frequency performance. It is better to solder the amplifier directly into the PC board without using any socket. ### **Using Probes** Active (FET) probes are ideal for taking high frequency measurements because they have wide bandwidth, high input impedance and low input capacitance. However, the probe ground leads provide a long ground loop that will produce errors in measurement. Instead, the probes can be grounded directly by removing the ground leads and probe jackets and using scope probe jacks. ### **Components Selection And Feedback Resistor** It is important in high speed applications to keep all component leads short because wires are inductive at high frequency. For discrete components, choose carbon composition-type resistors and mica-type capacitors. Surface mount components are preferred over discrete components for minimum inductive effect. Large values of feedback resistors can couple with parasitic capacitance and cause undesirable effects such as ringing or oscillation in high speed amplifiers. For LM6171, a feedback resistor of $510\Omega$ gives optimal performance. #### **COMPENSATION FOR INPUT CAPACITANCE** The combination of an amplifier's input capacitance with the gain setting resistors adds a pole that can cause peaking or oscillation. To solve this problem, a feedback capacitor with a value $$C_F > (R_G \times C_{IN})/R_F \tag{1}$$ can be used to cancel that pole. For LM6171, a feedback capacitor of 2 pF is recommended. Figure 57 illustrates the compensation circuit. Figure 57. Compensating for Input Capacitance ### POWER SUPPLY BYPASSING Bypassing the power supply is necessary to maintain low power supply impedance across frequency. Both positive and negative power supplies should be bypassed individually by placing 0.01 $\mu$ F ceramic capacitors directly to power supply pins and 2.2 $\mu$ F tantalum capacitors close to the power supply pins. Figure 58. Power Supply Bypassing #### **TERMINATION** In high frequency applications, reflections occur if signals are not properly terminated. Figure 59 shows a properly terminated signal while Figure 60 shows an improperly terminated signal. edback Copyright © 1998–2013, Texas Instruments Incorporated Product Folder Links: LM6171 Figure 59. Properly Terminated Signal Figure 60. Improperly Terminated Signal To minimize reflection, coaxial cable with matching characteristic impedance to the signal source should be used. The other end of the cable should be terminated with the same value terminator or resistor. For the commonly used cables, RG59 has $75\Omega$ characteristic impedance, and RG58 has $50\Omega$ characteristic impedance. Copyright © 1998–2013, Texas Instruments Incorporated #### DRIVING CAPACITIVE LOADS Amplifiers driving capacitive loads can oscillate or have ringing at the output. To eliminate oscillation or reduce ringing, an isolation resistor can be placed as shown below in Figure 61. The combination of the isolation resistor and the load capacitor forms a pole to increase stability by adding more phase margin to the overall system. The desired performance depends on the value of the isolation resistor; the bigger the isolation resistor, the more damped the pulse response becomes. For LM6171, a $50\Omega$ isolation resistor is recommended for initial evaluation. Figure 62 shows the LM6171 driving a 200 pF load with the $50\Omega$ isolation resistor. Figure 61. Isolation Resistor Used to Drive Capacitive Load Figure 62. The LM6171 Driving a 200 pF Load with a $50\Omega$ Isolation Resistor #### POWER DISSIPATION temperature is 730 mW. The maximum power allowed to dissipate in a device is defined as: $$P_D = (T_{J(max)} - T_A)/\theta_{JA}$$ where - P<sub>D</sub> is the power dissipation in a device - T<sub>J(max)</sub> is the maximum junction temperature - T<sub>A</sub> is the ambient temperature - ullet $\theta_{JA}$ is the thermal resistance of a particular package For example, for the LM6171 in a SOIC-8 package, the maximum power dissipation at 25°C ambient Submit Documentation Feedback (2) Thermal resistance, $\theta_{JA}$ , depends on parameters such as die size, package size and package material. The smaller the die size and package, the higher $\theta_{JA}$ becomes. The 8-pin PDIP package has a lower thermal resistance (108°C/W) than that of 8-pin SOIC-8 (172°C/W). Therefore, for higher dissipation capability, use an 8-pin PDIP package. The total power dissipated in a device can be calculated as: $$P_{D} = P_{Q} + P_{L} \tag{3}$$ $P_Q$ is the quiescent power dissipated in a device with no load connected at the output. $P_L$ is the power dissipated in the device with a load connected at the output; it is not the power dissipated by the load. Furthermore, Po = supply current x total supply voltage with no load P<sub>L</sub> = output current × (voltage difference between supply voltage and output voltage of the same supply) For example, the total power dissipated by the LM6171 with $V_S = \pm 15V$ and output voltage of 10V into 1 k $\Omega$ load resistor (one end tied to ground) is $$P_D = P_Q + P_L$$ = (2.5 mA) × (30V) + (10 mA) × (15V - 10V) = 75 mW + 50 mW = 125 mW #### **APPLICATION CIRCUITS** $$\begin{split} &V_{IN} = V2 - V1 \\ &\text{if R6} = R2, R7 = R5 \text{ and } R1 = R4 \\ &\frac{V_{OUT}}{V_{IN}} = \frac{R6}{R2} \left(1 + 2\frac{R1}{R3}\right) = 3 \end{split}$$ Figure 63. Fast Instrumentation Amplifier Figure 64. Multivibrator Figure 65. Pulse Width Modulator ### **REVISION HISTORY** | Cł | nanges from Revision B (March 2013) to Revision C | Pa | ge | |----|----------------------------------------------------|----|----| | • | Changed layout of National Data Sheet to TI format | | 21 | 22-Feb-2020 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | | Package<br>Qty | Eco Plan | Lead/Ball Finish (6) | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|---|----------------|----------------------------|----------------------|--------------------|--------------|----------------------|---------| | LM6171AIM | NRND | SOIC | D | 8 | 95 | TBD | Call TI | Call TI | -40 to 85 | LM61<br>71AIM | | | LM6171AIM/NOPB | ACTIVE | SOIC | D | 8 | 95 | Green (RoHS<br>& no Sb/Br) | SN | Level-1-260C-UNLIM | -40 to 85 | LM61<br>71AIM | Samples | | LM6171AIMX/NOPB | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | SN | Level-1-260C-UNLIM | -40 to 85 | LM61<br>71AIM | Samples | | LM6171BIM | NRND | SOIC | D | 8 | 95 | TBD | Call TI | Call TI | -40 to 85 | LM61<br>71BIM | | | LM6171BIM/NOPB | ACTIVE | SOIC | D | 8 | 95 | Green (RoHS<br>& no Sb/Br) | SN | Level-1-260C-UNLIM | -40 to 85 | LM61<br>71BIM | Samples | | LM6171BIMX/NOPB | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | SN | Level-1-260C-UNLIM | -40 to 85 | LM61<br>71BIM | Samples | | LM6171BIN/NOPB | ACTIVE | PDIP | Р | 8 | 40 | Green (RoHS<br>& no Sb/Br) | Call TI SN | Level-1-NA-UNLIM | -40 to 85 | LM6171<br>BIN | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. (3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. ## **PACKAGE OPTION ADDENDUM** 22-Feb-2020 (6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## PACKAGE MATERIALS INFORMATION www.ti.com 24-Aug-2017 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LM6171AIMX/NOPB | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 | | LM6171BIMX/NOPB | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 | www.ti.com 24-Aug-2017 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | LM6171AIMX/NOPB | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 | | LM6171BIMX/NOPB | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 | SMALL OUTLINE INTEGRATED CIRCUIT ### NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # P (R-PDIP-T8) ## PLASTIC DUAL-IN-LINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-001 variation BA. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated