October 1987 Revised January 1999 # CD4021BC 8-Stage Static Shift Register ### **General Description** The CD4021BC is an 8-stage parallel input/serial output shift register. A parallel/serial control input enables individual JAM inputs to each of 8 stages. Q outputs are available from the sixth, seventh, and eighth stages. All outputs have equal source and sink current capabilities and conform to standard "B" series output drive. When the parallel/serial control input is in the logical "0" state, data is serially shifted into the register synchronously with the positive transition of the clock. When the parallel/serial control is in the logical "1" state, data is jammed into each stage of the register asynchronously with the clock. All inputs are protected against static discharge with diodes to $\rm V_{DD}$ and $\rm V_{SS}.$ #### **Features** - Wide supply voltage range: 3.0V to 15V - High noise immunity: 0.45 V<sub>DD</sub> (typ.) - Low power TTL compatibility: - Fan out of 2 driving 74L or 1 driving 74LS - 5V-10V-15V parametric ratings - Symmetrical output characteristics - Maximum input leakage 1 µA at 15V over full temperature range ### **Ordering Code:** | | Order Number | Order Code | Package Description | |---|--------------|------------|-----------------------------------------------------------------------------------| | | CD4021BCM | M16A | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow Body | | ı | CD4021BCN | N16F | 16-Lead Plastic Dual-In-Line Package (PDIP) JEDEC MS-001_0_300" Wide | Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. ### **Connection Diagram** ### **Truth Table** | CL<br>(Note 1) | Serial<br>Input | Parallel/<br>Serial<br>Control | PI 1 | PI n | Q1<br>(Internal) | Q <sub>n</sub><br>(Note 2) | |----------------|-----------------|--------------------------------|------|------|------------------|----------------------------| | Х | Х | 1 | 0 | 0 | 0 | 0 | | Х | X | 1 | 0 | 1 | 0 | 1 | | Х | Χ | 1 | 1 | 0 | 1 | 0 | | Х | Χ | 1 | 1 | 1 | 1 | 1 | | ~ | 0 | 0 | Х | Х | 0 | $Q_{n-1}$ | | ~ | 1 | 0 | Х | Х | 1 | $Q_{n-1}$ | | ~ | Х | 0 | Χ | Х | Q1 | $Q_n$ | X = Don't care case Note 1: Level change Note 2: No change PARALLEL/SERIAL 9 CONTROL ### Absolute Maximum Ratings(Note 3) (Note 4) $\begin{tabular}{ll} Supply Voltage (V_{DD}) & -0.5V to +18V \\ Input Voltage (V_{IN}) & -0.5V to V_{DD} +0.5V \\ \end{tabular}$ Storage Temperature Range (Ts) $-65^{\circ}$ C to $+150^{\circ}$ C Power Dissipation (P<sub>D</sub>) Dual-In-Line 700 mW Small Outline 500 mW Lead Temperature (T<sub>L</sub>) (Soldering, 10 seconds) 260°C # Recommended Operating Conditions (Note 4) Supply Voltage ( $V_{DD}$ ) 3V to 15V Input Voltage ( $V_{IN}$ ) 0 to $V_{DD}$ Operating Temperature Range (T<sub>A</sub>) CD4021BCN $-40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ **Note 3:** "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation. Note 4: V<sub>SS</sub> = 0V unless otherwise specified. ### DC Electrical Characteristics (Note 4) | Symbol | l Parameter | Conditions | -40°C | | +25°C | | | +85°C | | Units | |-----------------|-------------------|------------------------------------------------|-------|------|-------|-------------------|------|-------|------|-------| | Зуппоот | | Conditions | Min | Max | Min | Тур | Max | Min | Max | Units | | I <sub>DD</sub> | Quiescent Device | $V_{DD} = 5V$ , $V_{IN} = V_{DD}$ or $V_{SS}$ | | 20 | | 0.1 | 20 | | 150 | μА | | | Current | $V_{DD} = 10V$ , $V_{IN} = V_{DD}$ or $V_{SS}$ | | 40 | | 0.2 | 40 | | 300 | μΑ | | | | $V_{DD} = 15V$ , $V_{IN} = V_{DD}$ or $V_{SS}$ | | 80 | | 0.3 | 80 | | 600 | μΑ | | V <sub>OL</sub> | LOW Level | $V_{DD} = 5V$ | | 0.05 | | 0 | 0.05 | | 0.05 | V | | | Output Voltage | $V_{DD} = 10V \qquad I_O < 1 \; \mu A$ | | 0.05 | | 0 | 0.05 | | 0.05 | V | | | | V <sub>DD</sub> = 15V | | 0.05 | | 0 | 0.05 | | 0.05 | V | | V <sub>OH</sub> | HIGH Level | $V_{DD} = 5V$ | 4.95 | | 4.95 | 5 | | 4.95 | | V | | | Output Voltage | $V_{DD} = 10V$ $ I_O < 1 \mu A$ | 9.95 | | 9.95 | 10 | | 9.95 | | V | | | | V <sub>DD</sub> = 15V | 14.95 | | 14.95 | 15 | | 14.95 | | V | | V <sub>IL</sub> | LOW Level | $V_{DD} = 5V, V_{O} = 0.5V \text{ or } 4.5V$ | | 1.5 | | 2 | 1.5 | | 1.5 | V | | | Input Voltage | $V_{DD} = 10V, V_{O} = 1.0V \text{ or } 9.0V$ | | 3.0 | | 4 | 3.0 | | 3.0 | V | | | | $V_{DD} = 15V, V_{O} = 1.5V \text{ or } 13.5V$ | | 4.0 | | 6 | 4.0 | | 4.0 | V | | V <sub>IH</sub> | HIGH Level | $V_{DD} = 5V, V_{O} = 0.5V \text{ or } 4.5V$ | 3.5 | | 3.5 | 3 | | 3.5 | | V | | | Input Voltage | $V_{DD} = 10V, V_{O} = 1.0V \text{ or } 9.0V$ | 7.0 | | 7.0 | 6 | | 7.0 | | V | | | | $V_{DD} = 15V, V_{O} = 1.5V \text{ or } 13.5V$ | 11.0 | | 11.0 | 9 | | 11.0 | | V | | I <sub>OL</sub> | LOW Level Output | $V_{DD} = 5V, V_{O} = 0.4V$ | 0.52 | | 0.44 | 0.88 | | 0.36 | | mA | | | Current (Note 5) | $V_{DD} = 10V, V_{O} = 0.5V$ | 1.3 | | 1.1 | 2.2 | | 0.90 | | mA | | | | $V_{DD} = 15V, V_{O} = 1.5V$ | 3.6 | | 3.0 | 8 | | 2.4 | | mA | | I <sub>OH</sub> | HIGH Level Output | $V_{DD} = 5V, V_{O} = 4.6V$ | -0.52 | | -0.44 | -0.88 | | -0.36 | | mA | | | Current (Note 5) | $V_{DD} = 10V, V_{O} = 9.5V$ | -1.3 | | -1.1 | -2.2 | | -0.90 | | mA | | | | $V_{DD} = 15V, V_{O} = 13.5V$ | -3.6 | | -3.0 | -8 | | -2.4 | | mA | | I <sub>IN</sub> | Input Current | V <sub>DD</sub> = 15V, V <sub>IN</sub> = 0V | | -0.3 | | -10 <sup>-5</sup> | -0.3 | | -1.0 | μА | | | | $V_{DD} = 15V, V_{IN} = 15V$ | | 0.3 | | 10 <sup>-5</sup> | 0.3 | | 1.0 | μΑ | Note 5: I<sub>OH</sub> and I<sub>OL</sub> are tested one output at a time. # AC Electrical Characteristics (Note 6) $T_A = 25^{\circ}C$ , input $t_r$ , $t_f = 20$ ns, $C_L = 50$ pF, $R_L = 200$ k $\Omega$ | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-------------------------------------|-------------------------------------------------|-----------------------|-----|-----|-----|-------| | t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation Delay Time | $V_{DD} = 5V$ | | 240 | 350 | ns | | | | $V_{DD} = 10V$ | | 100 | 175 | ns | | | | $V_{DD} = 15V$ | | 70 | 140 | ns | | t <sub>THL</sub> , t <sub>TLH</sub> | Transition Time | $V_{DD} = 5V$ | | 100 | 200 | ns | | | | $V_{DD} = 10V$ | | 50 | 100 | ns | | | | $V_{DD} = 15V$ | | 40 | 80 | ns | | f <sub>CL</sub> | Maximum Clock | $V_{DD} = 5V$ | 2.5 | 3.5 | | MHz | | | Input Frequency | $V_{DD} = 10V$ | 5 | 10 | | MHz | | | | V <sub>DD</sub> = 15V | 8 | 16 | | MHz | | t <sub>W</sub> | Minimum Clock | $V_{DD} = 5V$ | | 100 | 200 | ns | | | Pulse Width | $V_{DD} = 10V$ | | 50 | 100 | ns | | | | $V_{DD} = 15V$ | | 40 | 80 | ns | | rCL, trCL | Clock Rise and | $V_{DD} = 5V$ | | | 15 | μs | | | Fall Time (Note 6) | $V_{DD} = 10V$ | | | 15 | μs | | | | $V_{DD} = 15V$ | | | 15 | μs | | t <sub>s</sub> | Minimum Set-Up Time | | | | | | | | Serial Input | $V_{DD} = 5V$ | | 60 | 120 | ns | | | t <sub>H</sub> ≥ 200 ns | V <sub>DD</sub> = 10V | | 40 | 80 | ns | | | (Ref. to CL) | $V_{DD} = 15V$ | | 30 | 60 | ns | | | Parallel Inputs | $V_{DD} = 5V$ | | 25 | 50 | ns | | | t <sub>H</sub> ≥ 200 ns | $V_{DD} = 10V$ | | 15 | 30 | ns | | | (Ref. to P/S) | $V_{DD} = 15V$ | | 10 | 20 | ns | | Н | Minimum Hold Time | $V_{DD} = 5V$ | | | 0 | ns | | | Serial In, Parallel In, t <sub>s</sub> ≥ 400 ns | V <sub>DD</sub> = 10V | | | 10 | ns | | | Parallel/Serial Control | $V_{DD} = 15V$ | | | 15 | ns | | WH | Minimum P/S | $V_{DD} = 5V$ | | 150 | 250 | ns | | | Pulse Width | V <sub>DD</sub> = 10V | | 75 | 125 | ns | | | | $V_{DD} = 15V$ | | 50 | 100 | ns | | REM | Minimum P/S Removal | $V_{DD} = 5V$ | | 100 | 200 | ns | | | Time (Ref. to CL) | $V_{DD} = 10V$ | | 50 | 100 | ns | | | | $V_{DD} = 15V$ | | 40 | 80 | ns | | Cı | Average Input Capacitance | Any Input | | 5 | 7.5 | pF | | C <sub>PD</sub> | Power Dissipation | | | 100 | | pF | | | Capacitance (Note 8) | | | 1 | | | Note 6: AC Parameters are guaranteed by DC correlated testing. Note 7: If more than one unit is cascaded trCL should be made less than or equal to the fixed propagation delay of the output of the driving stage for the estimated capacitive load. Note 8: C<sub>PD</sub> determines the no load AC power consumption of any CMOS device. For complete explanation, see 74C family characteristics application note ## **Typical Performance Characteristics** 30 25 ISINK (mA) 20 15 V<sub>CC</sub> = 10V 10 $\overline{V}_{CC} = 5V$ 8 10 12 14 16 18 $V_{OUT}(V)$ -0 **-**5 **-**10 V<sub>CC</sub> = 10V **-**15 **-**20 **-**25 $V_{CC} = 15V$ **-**30 -35 18 16 14 12 10 8 6 4 2 0 $V_{CC} - V_{OUT}$ (V) 400 t<sub>PD</sub> – PROPRAGATION DELAY (ns) 350 $V_{CC} = 5V$ 300 250 200 150 V<sub>CC</sub> = 10V 100 50 V<sub>CC</sub> = 15V 0 100 125 150 175 C<sub>L</sub> - LOAD CAPACITANCE (pF) ## Physical Dimensions inches (millimeters) unless otherwise noted 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow Body Package Number M16A ### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N16E #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com